On the FPGA Implementation Of Empirical Mode Decomposition Algorithm Using FPGA

Kose I., ÇELEBİ A.

21st Signal Processing and Communications Applications Conference (SIU), CYPRUS, 24 - 26 April 2013 identifier identifier


In this paper a single chip hardware architecture for empirical mode decomposition is proposed and implemented on a consumer grade FPGA device. Implementing EMD on a single chip dramatically decreases hardware costs and increases real time processing performance. Proposed hardware architecture has utilized %17 of the LUT resources of a consumer grade FPGA. Even though the proposed architecture operates on single dimensional signals such as EEG, sound etc., it can also be considered for decomposing multidimensional signals such as image, video, hyper spectral images.